

# Department of Computer Science and Engineering Data Science

# **Department of Computer Science Engineering Data Science**

Academic Year: 2022-23 Semester: IV

Class / Branch: S.E.D.S. Subject: Microprocessor

# Maximum mode configuration of 8086 microprocessor (Max mode)

# 8086 microprocessor characteristics:

- It contains 20 bit address bus.
- It contains 16-bit data bus, therefore 8086 is called as 16-bit microprocessor.
- It is 2-stage pipelined processor. It can prefetch 6 bytes from memory and store into queue to increase the speed of the execution.
- It's control bus carries signals for executing operations such as read ,write etc.
- It has Memory Banks. 2 banks of 512KB each. These banks are called as lower Bank (even) and higher Bank (odd).
- In 8086 the entire memory is divided into four memory segments which are code ,stack, data and extra segment.
- 8086 has 16 bit IO address.
- It has 256 interrupts.

# 8086 has two operating Modes:

- 1. Minimum mode
- 2. Maximum mode

## Minimum mode:

- In this 8086 is the only processor in the system. In a minimum mode 8086 system.
- 8086 is operated in minimum mode when MN/MX' pin to logic 1.
- In this mode, all the control signals are given out by the 8086 itself.

#### Maximum mode:

- In this we can connect more processors to 8086 (8087/8089).
- 8086 max mode is basically for implementation of allocation of global resources and passing bus control to other coprocessor(i.e. second processor in the system), because two processors can not access system bus at same instant.
- All processors execute their own program.
- The resources which are common to all processors are known as global resources.
- The resources which are allocated to a particular processor are known as local or private resources.



Maximum mode circuit

# **Circuit explanation:**

- When MN/ MX' = 0, 8086 works in max mode.
- Clock is provided by 8284 clock generator.
- 8288 bus controller- Address form the address bus is latched into 8282 8-bit latch. Three such latches are required because address bus is 20 bit. The ALE(Address latch enable) is connected to STB(Strobe) of the latch. The ALE for latch is given by 8288 bus controller.
- The data bus is operated through 8286 8-bit transceiver. Two such transceivers are required, because data bus is 16-bit. The transceivers are enabled the DEN signal, while the direction of data is controlled by the DT/R signal. DEN is connected to OE' and DT/R' is connected to T. Both DEN and DT/R' are given by 8288 bus controller.

| DEN (Of 8288) | DT/ R' | Action                    |
|---------------|--------|---------------------------|
| 0             | ×      | Transreceiver is disabled |
| 1             | 0      | Receive data              |
| 1             | 1      | Transmit data             |

• Control signals for all operations are generated by decoding S'<sub>2</sub>, S'<sub>1</sub> and S'<sub>0</sub> using 8288 bus controller.

| s <sub>2</sub> | s' <sub>1</sub> | s' <sub>0</sub> | Processor State (What the μP wants to do) | 8288 Active Output (What<br>Control signal should 8288<br>generate) |
|----------------|-----------------|-----------------|-------------------------------------------|---------------------------------------------------------------------|
| 0              | 0               | 0               | Interrupt Acknowledge                     | INTA'                                                               |
| 0              | 0               | 1               | Read I/O Port                             | IORC'                                                               |
| 0              | 1               | 0               | Write I/O Port                            | IOWC' and AIOWC'                                                    |
| 0              | 1               | 1               | Halt                                      | None                                                                |
| 1              | 0               | 0               | Instruction Fetch                         | MRDC'                                                               |
| 1              | 0               | 1               | Memory Read                               | MRDC'                                                               |
| 1              | 1               | 0               | Memory Write                              | MWTC' and AMWTC'                                                    |
| 1              | 1               | 1               | Inactive                                  | None                                                                |

- Bus request is done using RQ' / GT' lines interfaced with 8086. RQ<sub>0</sub>/GT<sub>0</sub> has more priority than RQ<sub>1</sub>/GT<sub>1</sub>.
- INTA' is given by 8288, in response to an interrupt on INTR line of 8086.
- In max mode, the advanced write signals get enabled one T-state in advance as compared to normal write signals. This gives slower devices more time to get ready to accept the data, therefore it reduces the number of cycles.

# Advantages of max mode of 8086:

- It helps to interface more devices like 8087. This interface is also called a closely coupled co-Processor configuration. In this 8086 is called as the host and 8087 as Co-processor.
- It supports multiprocessing, Therefore it helps to increase the efficiency.
- The 8087 was the first floating-point coprocessor for the 8086 series of microprocessors. The purpose of the 8087 was to increase calculations for floating point operations, such as add, sub, multiply, divide, and square root.

## Disadvantages of max mode over min mode:

• It has more complex circuit than min mode.

# **Applications of 8086:**

- Microcomputer are built using 8086. For example: IBM PC, used the Intel 8088, a version of the 8086 with 8-bit data bus.
- It is used in calculators.
- It is used for control purposes like in traffic signals (uses micro controllers which are nothing but contains one or more CPUs along with memory and programmable i/o peripherals).

# Timing Diagram of 8086:



- It is a multiprocessor mode. Along with 8086, there can be other processors like 8087 and 8089 in the circuit. Here MN/<sup>-</sup>MX is connected to ground itself.
- Since, there are multiple processors; ALE for the latch is given by 8288 bus controller. Instead of 8086 control signals are generated by bus controller 8288 using special decoding of status pins ¬(S0,) ¬(S1,) ¬S2.